Sr Staff/Staff/Senior Engineer– IP Design Verification (Bengaluru)

Sr Staff/Staff/Senior Engineer– IP Design Verification (Bengaluru)

28 Mar
|
renesas electronics
|
Bengaluru

28 Mar

renesas electronics

Bengaluru

Job Description

Renesas has a growing presence in India with HC approaching 1000+ and significant presence with active government and university collaboration as well as OSAT footprint (JV with CG India). With the growing importance of India as a market (Growing semiconductor market and government goals / mandates of localization needs) and talent hub, our division’s (India for India) mission is to grow India market. We aspire to create products (SoCs, Software, Power and Analog chips etc) which serve needs for local market. Renesas is a leading electronics supplier globally, and this is a unique opportunity to directly influence the future products which will be offered to our customers in a new, quick growing and large Indian market with specific needs and applications.

We are seeking a highly experienced IP Design Verification Engineer to join the Verification R&D; team at Renesas. In this role, you will be a part of team responsible for SOC verification, ensuring first‑pass silicon success through building verification environment from scratch using best in class methodologies, metric‑driven verification, and intelligent coverage convergence using AI tools.

You will play a key technical role in defining verification strategies, architecting testbenches, defining Test Plans tracing Requirements, driving coverage closure using advanced automation and AI‑assisted techniques, and collaborating closely with Architecture, RTL, chip top, and Validation teams to deliver high‑quality, reusable IPs for next‑generation microcontrollers and microprocessors.

Responsibilities:

- Be a part of end‑to‑end verification execution for SOC owning complex digital IP’s and subsystems from specification to sign‑off
- Define and drive IP‑level verification strategies, including test plans, coverage models, and closure criteria
- Develop scalable, reusable UVM‑based verification environments for IP and subsystem verification
- Lead functional, code, assertion, and cross‑coverage closure,



ensuring high‑quality sign‑off with clear metrics
- Apply AI/ML‑assisted verification techniques to accelerate coverage convergence, identify stimulus gaps, and optimize regression efficiency
- Drive constraint random and directed test methodologies for thorough protocol, corner‑case, and stress verification
- Collaborate with RTL, Architecture, Emulation, and SoC Verification teams to ensure seamless IP integration
- Review IP specifications and work with architects to translate requirements into robust verification plans and checkers
- Develop and deploy advanced checkers, scoreboards, assertions (SVA), and protocol monitors
- Work with EDA vendors to evaluate and adopt next‑generation verification, coverage, and analytics tools
- Mentor junior engineers and promote best‑in‑class verification practices and continuous improvement
- Support Gate‑Level Simulation (GLS), low‑power verification, and post‑silicon debug when required.
- Ensure IP deliverables meet quality, schedule, and reusability expectations for SoC integration.

Qualifications

- Bachelor’s or Master’s degree in electronics Engineering
- 5-12 years of experience in SoC Verification domains and have working knowledge of industry standard EDA toolkits.
- Strong expertise in UVM‑based testbench architecture and development
- Proven experience in metric‑driven verification, including functional and code coverage closure
- Deep understanding of SystemVerilog, UVM, assertions (SVA), and verification best practices
- Experience with directed and constrained‑random verification methodologies




- Experience debugging complex design issues in simulation, emulation, and post‑silicon environments
- Proficiency in Verilog/SystemVerilog, with working knowledge of C/C++, Shell scripting
- Strong analytical, problem‑solving, and communication skills

Preferred/Plus Qualifications

- Hands‑on experience using AI/ML‑based verification tools for:Coverage gap analysisTest stimulus optimizationRegression triage and coverage acceleration
- Scripting expertise in Python, Perl, or TCL for automation and analytics
- Exposure to formal verification and hybrid formal‑simulation flows
- Familiarity with high‑speed or complex IPs, such as:H.264Security, debug, or safety‑crititical

Company Description

Renesas is one of the top global semiconductor companies in the world. We strive to develop a safer, healthier, greener, and smarter world, and our goal is to make every endpoint intelligent by offering product solutions in the automotive, industrial, infrastructure and IoT markets. Our robust product portfolio includes world leading MCUs, SoCs, Analog and power products, plus Winning Combination solutions that curate these complementary products. We are a key supplier to the world’s leading manufacturers of electronics you rely on every day; you may not see our products, but they are all around you.

Renesas employs roughly 21,000 people in more than 30 countries worldwide. As a global team, our employees actively embody the Renesas Culture, our guiding principles based on five key elements: Transparent, Agile, Global, Innovative, and Entrepreneurial. Renesas believes in, and has a commitment to, diversity and inclusion, with initiatives and a leadership team dedicated to its resources and values. At Renesas, we want to build a sustainable future where technology helps make our lives easier. Join us and build your future by being part of what’s next in electronics and the world.

📌 Sr Staff/Staff/Senior Engineer– IP Design Verification (Bengaluru)
🏢 renesas electronics
📍 Bengaluru

Reply to this offer

Impress this employer describing Your skills and abilities, fill out the form below and leave Your personal touch in the presentation letter.

Subscribe to this job alert:
Enter Your E-mail address to receive the latest job offers for: sr staff/staff/senior engineer– ip design verification (bengaluru) / bengaluru
Subscribe to this job alert:
Enter Your E-mail address to receive the latest job offers for: sr staff/staff/senior engineer– ip design verification (bengaluru) / bengaluru